Exploring FPGAs Capability to Host a HPC Design - Université Côte d'Azur Accéder directement au contenu
Communication Dans Un Congrès Année : 2010

Exploring FPGAs Capability to Host a HPC Design

Résumé

Reconfigurable hardware is now used in high performance computers, introducing the high performance reconfigurable computing. Dynamic hardware allows processors to devolve intensive computations to dedicated hardware circuitry optimized for that purpose. Our aim is to make larger use of hardware capabilities by pooling the hardware and software computations resources in a unified design in order to allow replacing the ones by the others depending on the application needs. For that purpose, we needed a test platform to evaluate FPGA capabilities to operate as a high performance computer node. We designed an architecture allowing the separation of a parallel program communication from its kernels computation in order to make easier the future partial dynamic reconfiguration of the processing elements. This architecture implements static softcores as test IPs, keeping in mind that the future platform implementing dynamic reconfiguration will allow changing the processing elements. In this paper, we present this test architecture and its implementation upon Xilinx Virtex 5 FPGAs. We then present a benchmark of the platform using the NAS parallel benchmark integer sort in order to compare various use cases.
Fichier principal
Vignette du fichier
norchip_2010.pdf (684.81 Ko) Télécharger le fichier
Origine : Fichiers produits par l'(les) auteur(s)
Loading...

Dates et versions

hal-00648719 , version 1 (17-04-2018)

Identifiants

Citer

Clément Foucher, Fabrice Muller, Alain Giulieri. Exploring FPGAs Capability to Host a HPC Design. Norchip 2010, Nov 2010, Tampere, Finland. pp.1-4, ⟨10.1109/NORCHIP.2010.5669494⟩. ⟨hal-00648719⟩
56 Consultations
148 Téléchargements

Altmetric

Partager

Gmail Facebook X LinkedIn More